## Materials Issues Impacting GHz Devices from Epitaxial Graphene on SiC

<u>D.K.Gaskill<sup>a</sup></u>, J.Moon<sup>b</sup>, J.L.Tedesco<sup>a</sup>, J.A.Robinson<sup>c</sup>, P.M.Campbell<sup>d</sup>, G.G.Jernigan<sup>d</sup>, J.Hite<sup>a</sup>, R.L.Myers-Ward<sup>a</sup>, C.R.Eddy, Jr.<sup>a</sup>, and M.A.Fanton<sup>c</sup>

<sup>a</sup>Advanced SiC Epitaxial Research Laboratory, U.S. Naval Research Laboratory Washington, DC 20375, USA, gaskill@nrl.navy.mil, <sup>b</sup>HRL Laboratories, LLC, 3011 Malibu Canyon Rd, Malibu, CA 90265, USA, <sup>c</sup>Electro-Optics Center and The Materials Research Institute, The Pennsylvania State University, University Park, PA 16802, USA, <sup>d</sup>Code 6800 U.S. Naval Research Laboratory, Washington, DC 20375, USA

The advent of the world's first graphene RF field effect transistors (FETs) fabricated on epitaxial graphene (EG) grown on 50.8 mm SiC semi-insulating wafers has given rise to a new electronic device technology. The EG RF FETs had fmax of 14 GHz at 5 Vds for 2 µm gate widths [1] and results are expected to improve as gate widths are scaled down. Performance metrics on wafer scale EG electronic devices will improve as key materials issues are addressed. Some of these key materials issues are morphology and thickness control, enhanced mobility, uniformity of sheet carrier density and resistivity. In this presentation, we provide details on our approach using Si sublimation from SiC substrates for growing EG on 50.8 mm diameter SiC wafers and discuss the impact of key material issues on RF device performance. A commercial Aixtron VP508 SiC epitaxial growth reactor was use to form epitaxial graphene on the Si- and C-faces of 4Hand 6H-SiC semi-insulating  $0^{\circ}$  oriented substrates at temperatures from approximately 1225 to 1700°C and for times ranging from 10 to 300 min. Substrates were 16 x 16 mm<sup>2</sup> coupons and 50.8 mm diameter wafers. Synthesis conditions were an improvement on the work presented at the 7th ECSCRM 2008 [2] and used both the *in-vacuo* ( $10^{-6}$  to  $10^{-4}$ mbar) and Ar ambient (50-200 mbar) Si sublimation process. EG was characterized by a wide array of tools including atomic force, scanning electron, Nomarksi and scanning tunneling microscopies, Raman spectroscopy, x-ray photoelectron spectroscopy, Hall effect, and Lehighton contactless resistivity and mobility wafer probe. Optimization of EG growth on 50 mm Si-face wafers using the *in-vacuo* process resulted in an excellent relative resistivity uniformity of 2.8% and record 300 K Hall mobilities up to 2700 cm<sup>2</sup>V<sup>-</sup> <sup>1</sup>s<sup>-1</sup> were found. Using Raman spectroscopy mapping of the 2D peak, it was determined that: (1) the majority of the film was monolayer EG, (2) two layers of EG could be found at step edges and (3) the EG was continuous across the wafer. RF FETs fabricated using photolithography on the latest optimized wafer-scale EG exhibited state-of-the-art ambipolar behavior, Ion/Ioff ratios and peak transconductances. Frequency performance metrics were established for these devices such as fT•Lg products of 10 GHz•µm and fmax of 14 GHz. Most encouragingly, gate delay was 2 pm um<sup>-1</sup>. We will discuss the impact of key material parameters associated with EG for these record results as well as the impact of Ar ambient controlled graphenization on future RF devices.

This work was supported by the DARPA CERA Program and Office of Naval Research.

References

 Press Release, HRL Laboratories, LLC, http://www.hrl.com/, Dec. 5, 2008
B.L.VanMil, R.L.Myers-Ward, J.L.Tedesco, C.R.Eddy, Jr., G.G.Jernigan, J.C.Culbertson, P.M.Campbell, J.M.McCrate, S.A.Kitt, and D.K.Gaskill, Materials Science Forum, Vol. 615-617 (2009), p.211.