## Advances in Electrochemical Nanoimprinting of Silicon: New Tooling and Stamp Materials

B. Azeredo

Manufacturing Engineering, Arizona State University, Mesa, AZ, 85257 <u>bruno.azeredo@asu.edu</u>

A. Sharstniou and E. Dasinor B. Manufacturing Engineering, Arizona State University, Mesa, AZ, 85257

Freeform 3D single-crystal inorganic semiconductor micro- and nano-structures offer the opportunity to design a myriad of optical devices such as metasurfacebased elements<sup>1</sup>. However, existing parallel bulk micromachining processes for semiconductors cannot fabricate 3D freeform and hierarchical micro and nanoscale 3D features<sup>2</sup>. At the root of this challenge lies the indirect nature of existing parallel micromachining strategies that combine sacrificial templates such as gray-scale lithography with top-down processes such as deep reactiveion etching to etch 3D structures<sup>3</sup>. Its indirect nature inherently produces poor out-of-plane patterning fidelity and resolution due to (a) poor mask selectivity, (b) scalloping effects, and (c) etch rate's dependence on feature size (Error! **Reference source not found.**a). Nanoimprinting lithography (NIL) was the first scalable processes to introduce nanopatterning of polymeric films with 3D freeforms and hierarchy. Since 2002, Chou et al proposed to extend NIL beyond polymers via thermal-NIL of polycrystalline silicon<sup>4</sup>. Despite a decade of efforts to extend NIL's library of patternable media, imprinting of inorganic singlecrystalline semiconductors (e.g. Si) has not been plagued primarily due to recrystallization effects of heat-based approaches, generating area defects and condemning its optoelectronic properties. To resolve these challenges, this presentation explores wet-chemistry and catalysis<sup>5</sup> to create a room-temperature etching-based technique to pattern semiconductors - known as metal-assisted chemical imprinting<sup>6</sup> (Mac-Imprint) (Error! Reference source not found.b) that selectively induces anisotropic etching at the contact points of the semiconductor-stamp interface (Error! Reference source not found.b). Particularly, novel mesoporous polymeric stamp materials coated in nanoporous gold and pressure-based immersion imprinting strategies are presented to overcome, respectively, mass-transport and contact non-uniformity limitations. Through engineering hierarchical meso and nanopores in the stamp, it becomes possible to approach within an order of magnitude the resolution limit of Mac-

<sup>&</sup>lt;sup>1</sup>N. Yu et al., "Designer spoof surface plasmon structures collimate terahertz laser beams," Nature Materials, 9, 2010.

<sup>&</sup>lt;sup>2</sup>H. V. Jansen et al., "Black silicon method X [...]," J. Micromech. Microeng., vol. 19 (033001), 2009.

<sup>&</sup>lt;sup>3</sup>Y. Oppliger et al., "One-step 3D Shaping Using a Gray-Tone Mask for Optical and Microelectronic Applications," Microelectronic Engineering, 23(449), 1994.

<sup>&</sup>lt;sup>4</sup> S. Y. Chou et al., "Ultrafast and direct imprint of nanostructures in silicon," Nature, 417(835), 2002.

<sup>&</sup>lt;sup>5</sup> X. Li and P.W. Bohn, "Metal-assisted chemical etching in HF/H<sub>2</sub>O<sub>2</sub> produces porous silicon," APL, vol. 77(2572), 2000. <sup>6</sup>A. Sharstniou et al, "Electrochemical nanoimprinting of silicon," PNAS, 116 (21), 2019.

<sup>&</sup>lt;sup>7</sup>B. Azeredo et al., "Direct Imprinting of Porous Silicon via Metal-Assisted Chemical Etching," Advanced Functional Materials, 26(17), pp. 2929, 2016.

Imprint as defined by the Debye length (1-2 nm) and reduce roughness to sub-10 nm levels.



Figure 1: (a) Lithography combined with DRIE and its limitations in 3D patterning, and (b) advantages of Mac-Imprint.